

### Description

The AP33771C is a highly integrated USB Type-C<sup>®</sup> PD 3.1 sink controller to support Extended Power Range (EPR)/Adjustable Voltage Supply (AVS) up to 28V and Standard Power Range (SPR)/ Programmable Power Supply (PPS) up to 21V. The device is targeted for DC power request and control for Type-C Connector-equipped Devices (TCDs) through simple external resistor setting.

For a simple TCD without a system MCU, the AP33771C initiates desired power request by interpreting matching resistance values of the VSEL pin (voltage) and ISEL pin (current) after Power On Reset (POR), Table 2.

Based on the high-voltage process, the AP33771C offers shortprotection between CC1/CC2 pins to adjacent high-voltage pin up to 34V. Smart built-in firmware of the AP33771C offers comprehensive safety protection schemes, including overvoltage protection (OVP), undervoltage protection (UVP), overcurrent protection (OCP), and moisture detection between DP and DN. An LED indicator is used to show the PD power negotiation status. The automatic cable voltage drop compensation is implemented to cover practical usage situations. Meanwhile, the AP33771C can indicate the insertion orientation of the Type-C attachment.

## Features

- USB PD 3.1 v1.6 Certified with TID: 9960
- Operating Voltage Range of VCC: 3V to 31V
- Supports PD 3.1 EPR/AVS up to 28V and SPR/PPS up to 21V
- Voltage/Current Selections Through Resistors Settings
- Support FLIP Indication of the Type-C Attachment
- Support OVP with Hard Reset and Auto Restart
- Support UVP and OCP with Output Power Shutdown
- Driver for Output Enable nMOS Switch
- Supports Dead Battery Function
- Automatic Cable Voltage Drop Compensation
- VBUS Short Protection on CC1/CC2 Pins up to 34V
- Moisture Detection Between DP and DN
- LED Indication for Different Negotiation Results
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/101/104/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please <u>contact us</u> or your local Diodes representative. <u>https://www.diodes.com/quality/product-definitions/</u>

### **Pin Assignments**





# Applications

- USB Type-C connector-equipped battery-powered devices
- USB Type-C connector-equipped DC-power input devices
- USB PD 3.1 testers

Notes: 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.

- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- 3. Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.



# **Typical Application Circuit**

The AP33771C, a USB Type-C power delivery sink controller, is used to request power from an attached USB PD source adapter through simple external resistor settings, as shown in the Figure 1 below.

After the POR initialization, the voltage and current requests are expressed by appropriate resistors connected to VSEL and ISEL pins, respectively. The AP33771C automatically evaluates all PDOs from PD Source capability and finds the matched PDO according to its internal matching criteria. If some of the PDO is matched, the MOS switch is turned on to connect VBUS to VOUT.

The AP33771C supports the dead battery function, and can be woken up as soon as a PD adapter is plugged in the TCD Type-C receptacle. After the power link is set up between the source and sink, OVP, UVP, and OCP protections are enabled to monitor the power charging status. In addition, moisture detection between DP and DN is implemented during the cable insertion. In case power protection is triggered, the AP33771C shuts down the VOUT enable nMOS switch, and discharges the VOUT voltage. Meanwhile, the AP33771C provides an LED indication for the complicated system operating status, and supports FLIP indication of the Type-C attachment orientation.

The AP33771C supports Type-C PD compliance charger (through Type-C to Type-C cable) or legacy Type-A charger (through Type-A to Type-C cable). The automatic cable voltage drop compensation is implemented to cover practical usage situations for TCDs as well.

The back-to-back nMOS switches shown in Figure 1 could be simplified to a simple nMOS switch for the TCD when there is no concern on reverse current from power module back to VBUS.



Figure 1. Typical System Configuration of AP33771C PD 3.1 Sink Controller in a TCD



# **Pin Descriptions**

| Pin No. | Pin Name | Type* | Pin Function                                                                            |
|---------|----------|-------|-----------------------------------------------------------------------------------------|
| 1       | VOUT     | AHV   | Terminal for VOUT monitoring and discharge path                                         |
| 2       | PWR_EN   | AHV   | To control external VOUT nMOS switch ON (High) or OFF (Low)                             |
| 3       | VCC      | AHV   | The power supply of the AP33771C. A 1µF cap is required to connect this pin to GND pin. |
| 4       | ISENP    | AHV   | Current sense positive node                                                             |
| 5       | GND      | GND   | Ground                                                                                  |
| 6       | FLIP     | DO    | Flip indicator of Type-C plug-in attachment with CC1 (Low) or CC2 (High)                |
| 7       | LED      | DO    | LED indicator of the system status                                                      |
| 8       | VSEL     | AI    | Voltage selection by connecting a corresponding resistor                                |
| 9       | ISEL     | AI    | Current selection by connecting a corresponding resistor                                |
| 10      | CC2      | AIO   | Type-C configuration channel 2                                                          |
| 11      | CC1      | AIO   | Type-C configuration channel 1                                                          |
| 12      | DN       | AIO   | USB 2.0 data negative node                                                              |
| 13      | DP       | AIO   | USB 2.0 data positive node                                                              |
| 14      | V5V      | AP    | 5V LDO output if VCC is on. A 1µF cap is required to connect this pin to GND.           |
| _       | EPAD     | GND   | Exposed pad is suggested to connect to Ground                                           |

\* AHV – Analog High Voltage pin AP – Power for Analog Circuit and Analog Input/Output pins, 5.0V operation AI – Analog Input pin AIO – Analog Input/Output pin. DP/DN & CC1/CC2 are 3.3V operation. DO – Digital Output pin. All are 5.0V operation.

Table 1. Pin Descriptions of AP33771C Sink Controller



AP33771C

# **Functional Block Diagram**



Figure 2. The Functional Block Diagram of AP33771C PD 3.1 Sink Controller



# Absolute Maximum Ratings (Note 4)

| Symbol                                  | Parameter                                         | Rating      | Unit |
|-----------------------------------------|---------------------------------------------------|-------------|------|
| Symbol                                  | Falallieter                                       | Rating      | Unit |
| Vvcc                                    | Input Voltage at VCC Pin                          | -0.3 to 34  | V    |
| Vv5v                                    | Input Voltage at V5V Pin                          | -0.3 to 7   | V    |
| $V_{VSEL}, V_{ISEL}, V_{LED}, V_{FLIP}$ | Input Voltage at VSEL, ISEL, LED, FLIP Pins       | -0.3 to 7   | V    |
| Vvout, Visenp                           | Input Voltage at VOUT, ISENP Pins                 | -0.3 to 31  | V    |
| V <sub>PWR_EN</sub>                     | Input Voltage at PWR_EN Pin                       | -0.3 to 38  | V    |
| —                                       | Voltage from PWR_EN to VCC Pin                    | -16 to 4    | V    |
| VCC1, VCC2                              | Input Voltage at CC1, CC2 Pins                    | -0.3 to 34  | V    |
| V <sub>DP</sub> , V <sub>DN</sub>       | Input Voltage at DN, DP Pins                      | -0.3 to 7   | V    |
| TJ                                      | Operating Junction Temperature                    | -40 to +150 | °C   |
| Tstg                                    | Storage Temperature                               | -65 to +150 | °C   |
| TLEAD                                   | Lead Temperature (Soldering, 10s)                 | +300        | °C   |
| θյΑ                                     | Thermal Resistance (Junction to Ambient) (Note 5) | 122         | °C/W |
| θ <sub>JC</sub>                         | Thermal Resistance (Junction to Case) (Note 5)    | 27          | °C/W |
| ESD                                     | Human Body Model                                  | 2           | kV   |
| ESD                                     | Charged Device Model                              | 750         | V    |

4. Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Notes: Exposure to Absolute Maximum Ratings for extended periods can affect device reliability. 5. Test condition: device mounted on FR-4 substrate PC board, 2oz copper, with the minimum footprint.

# **Recommended Operating Conditions**

| Symbol           | Parameter                                 | Min  | Max  | Unit |
|------------------|-------------------------------------------|------|------|------|
| V <sub>VCC</sub> | Power Supply Voltage at VCC Pin           | 3.3  | 31   | V    |
| Vv5v             | Input Voltage at V5V Pin                  | 4.37 | 5.33 | V    |
| Vdp, Vdn         | Input Voltage at DP, DN Pins              | 2.75 | 3.25 | V    |
| TJ               | T <sub>J</sub> Junction Temperature Range |      | +125 | °C   |



# Electrical Characteristics (@ T<sub>A</sub> = +25°C, unless otherwise specified.)

| Symbol               | Parameter                                                                             | Condition      | Min  | Тур  | Max  | Unit |
|----------------------|---------------------------------------------------------------------------------------|----------------|------|------|------|------|
| VCC SECTION          |                                                                                       |                | 1    |      |      | •    |
| V <sub>ST</sub>      | Startup Voltage                                                                       | _              | 2.5  | 2.8  | 3.5  | V    |
| V <sub>UVLO</sub>    | Minimum Operating Voltage                                                             | _              | 2.3  | 2.7  | 3    | V    |
| Vvcc_Hys             | VCC Hysteresis (VST-VUVLO)                                                            | _              | 0.05 | _    | _    | V    |
| IVCC_OPR             | Operating Supply Current                                                              | Vvcc = 5V      | _    | 3.3  | 6    | mA   |
| CC1/CC2 SECTION      | ·<br>                                                                                 |                | •    | •    | •    | •    |
| Vl_rd3a              | Low Voltage Threshold Used to Distinguish RD<br>Attached or Detached for 3A Delivery  | _              | _    | 1.35 |      | V    |
| Vh_rd3a              | High Voltage Threshold Used to Distinguish RD<br>Attached or Detached for 3A Delivery | —              | —    | 2.0  | —    | V    |
| VOLTAGE SELECT       | TION AND CURRENT SELECTION                                                            |                |      |      |      |      |
| IVSEL                | VSEL Current Source (Note 6)                                                          | —              | _    | 20.5 | —    | μA   |
| IVSEL_Range          | VSEL Current Source Range (Note 6)                                                    | —              | -3   | _    | +3   | %    |
| lisel                | ISEL Current Source (Note 6)                                                          | —              | _    | 20   | —    | μA   |
| ISEL_Range           | ISEL Current Source Range (Note 6)                                                    | —              | -3   | —    | +3   | %    |
| FLIP and LED SEC     | TION                                                                                  |                |      |      |      |      |
| Vo                   | FLIP, LED Output Voltage Range (Note 6)                                               | $V_{VCC} = 5V$ | 4.37 | 4.85 | 5.33 | V    |
| ISS                  | FLIP, LED Sink/Source Capability (Note 6)                                             | —              | 2    | _    | —    | mA   |
| PROTECTION FUN       | CTION SECTION                                                                         |                |      |      |      |      |
| Vovp5v               | OVP_5V Enable Voltage (Notes 6 & 7)                                                   | _              | _    | 7    | _    | V    |
| Vovp20v              | OVP_20V Enable Voltage (Notes 6 & 7)                                                  | _              | _    | 22   | _    | V    |
| Vovp28V              | OVP_28V Enable Voltage (Notes 6 & 7)                                                  | —              | _    | 31   | —    | V    |
| tdebounce_ovp        | OVP Debounce Time (Note 8)                                                            | —              | _    | 90   | _    | ms   |
| tov_delay            | Delay from OVP Threshold Trip to nMOS Gate<br>Turn-Off (Note 6)                       | —              | _    | _    | 50   | ms   |
| Тотр                 | Internal OTP Temperature                                                              | —              | —    | +135 | —    | °C   |
| T <sub>OTP_HYS</sub> | OTP Hysteresis                                                                        | —              | —    | +10  | —    | °C   |
| V5V SECTION          | ·                                                                                     |                |      | •    | •    | •    |
| Vv5v                 | V5V Output Range                                                                      | _              | 4.37 | 4.85 | 5.33 | V    |
| Iv5v                 | V5V Source Capability                                                                 | _              | _    | 30   | _    | mA   |

Notes:

6. Guaranteed by design.
 7. 110% OVP setting @PDO > 18V. PDO+2V OVP setting @PDO ≤ 18V.
 8. OVP blanking time during V<sub>O</sub> transition from high output voltage to low output voltage, such as 9V to 5V, or 12V to 5V.



## **Functional Description**

### Overview

The AP33771C, a highly integrated USB Type-C PD 3.1 sink controller, supports EPR/AVS up to 28V and provides SPR/PPS up to 21V. The device is targeted for DC power request and control for flexible Type-C Connector-equipped Devices (TCDs) without an embedded host MCU. The AP33771C generates a Request Data Object (RDO) of voltage and current through resistor settings in VSEL and ISEL pins, and then automatically initiates the PD negotiation process with the attached Type-C PD Compliance charger (through Type-C to Type-C cable) or legacy Type-C charger (through Type-A to Type-C cable) after the POR initialization.

### VCC and VOUT

VCC pin is the power supply input of the AP33771C, which is derived from the VBUS output of the PD source. Also, it provides a discharge path for VBUS input power in case the hard reset, overvoltage fault, or detachment of a connected device. A low pass filter or capacitor decoupling in VCC pin is suggested.

The AP33771C monitors the output voltage at VOUT pin, connected to the nMOS Enable Switch, which also has a built-in discharge path. A 100Ω resistor between MOS output and AP33771C VOUT pin is required.

### CC1/CC2 Connection and FLIP Indication

The Configuration Channel pins (CC1/CC2) are used for connection and attachment detection, plug orientation determination and system configuration. As soon as the PD source adapter is plugged into the AP33771C-embedded TCD device, one of the R<sub>DS</sub> will be pull downd and the CC/VCONN connection and data path routing are established accordingly. At the same time, the source adapter enables VBUS and VCONN power supply, and then starts broadcasting PD source capabilities and PD negotiation through CC pin, which is connected to the internal Bi-phase Mark Code (BMC) block.

During the cable attachment, the configuration information and source capabilities are stored in the AP33771C internal registers. The AP33771C uses FLIP pin for CC flip indication. If CC is connected to CC1 (non-flipped), the FLIP output is low. If CC is connected to CC2 (flipped), the FLIP output is high.

### Sink RDO Selection

The AP33771C sink controller generates a RDO of voltage and current to negotiate a power profile with a PD source controller. The voltage and current values are determined from the hardware setting. With a constant current source output from the VSEL and ISEL pins, system designers connect suitable resistors to both pins, and the AP33771C measures the voltage levels at these two pins through internal ADC. Up to eight resistors are supported both in voltage and current selections. It is suggested to use the resistors with ±1% accuracy to connect to the VSEL and ISEL pins to ensure the request selection. The mapping between VSEL/ISEL amplitudes and resistance values are illustrated in Table 2 below. It reminds system designers that if current requirement is greater than 3A, a suitable e-Marker cable with over 3A current rating is needed.

| Index               | 1   | 2    | 3   | 4    | 5   | 6    | 7        | 8        |
|---------------------|-----|------|-----|------|-----|------|----------|----------|
| VSEL                | 5V  | 9V   | 12V | 15V  | 20V | 28V  | Reserved | Reserved |
| ISEL                | 1A  | 1.5A | 2A  | 2.5A | ЗA  | 3.5A | 4A       | 5A       |
| Resistance (kΩ, 1%) | 100 | 82   | 66  | 52   | 39  | 26   | 15       | 5.1      |

Table 2. The Mapping Between VSEL/ISEL Amplitudes and Resistance Values



### Functional Description (continued)

#### **Matching Mechanism**

After the POR initiation, the AP33771C starts the PD negotiation with the external PD source. All of the source capability information is received and stored into its internal registers during the handshake. The matching mechanism of PDO selection used in AP33771C is summarized in the Table 3, where voltage matching is performed firstly, and then current matching is proceeded if voltage match happens.

| Source PDO | Voltage Match Criteria*                    | Current Match Criteria*                     |  |
|------------|--------------------------------------------|---------------------------------------------|--|
| Fixed PDO  | $V_{VSELMIN} \leq V_{FIXED} \leq V_{VSEL}$ | I <sub>ISEL</sub> ≤ I <sub>MAX</sub>        |  |
| PPS APDO   | $V_{MIN} \leq V_{VSEL} \leq V_{MAX}$       | I <sub>ISEL</sub> ≤ I <sub>MAX</sub>        |  |
| AVS APDO   | $V_{MIN} \le V_{VSEL} \le V_{MAX}$         | V <sub>VSEL</sub> x I <sub>ISEL</sub> ≤ PDP |  |

\* V<sub>VSEL</sub>: Voltage selected by VSEL pin

 IISEL:
 Current selected by ISEL pin

 VFIXED:
 Voltage of Fixed PDO

 VMIN:
 Minimum Voltage of PPS/AVS PDO

 VMAX:
 Maximum Voltage of PPS/AVS PDO

 IMAX:
 Maximum Current of PDO

 PDP:
 Output Power of AVS PDO (W)

 VSELSMIN:
 Predetermined Minimum value of VvseL

### Table 3. RDO Matching Mechanism Used in the AP33771C Sink Controller

If the PD source supports EPR Mode and VSEL is set  $\geq$  28V, the AP33771C will enter EPR mode and enable EPR request firstly. If more than one PDO are matched, the PPS/AVS PDOs have higher priority over the Fixed PDOs. If more than one PPS/AVS PDO are matched, the PDO with the lowest voltage takes precedence over the others. Typically, higher PPS/AVS voltages are accompanied by lower IMAX currents.

During the voltage matching of fixed PDO, the selection criterion is to select the PDO closest to V<sub>VSEL</sub> in descending order from the PDOs equal to V<sub>VSEL</sub>. The fixed PDO selection has a lower limit, V<sub>VSELMIM</sub>, which is a predetermined parameter during the firmware programming. If the selected Fixed PDO is lower than V<sub>VSELMIM</sub>, the system enters the mismatch state. For the AP33771C, the predetermined value of V<sub>VSELMIN</sub> is set to 5V.

After voltage matching process is completed, the PDOs that meet the voltage matching criteria will perform current matching flow again. During the current matching process, fixed PDO or PPS APDO with IMAX greater than IISEL will be selected, and AVS APDO with PDP greater than VVSEL x IISEL will be selected.

During the PD handshake between the TCD and the external PD source, the AP33771C acquires and stores source capability into relevant registers. If there are valid source capabilities that match with the RDO selection before timeout, the AP33771C policy engine then requests a suitable power profile from the source adapter. If there is still no valid source capability matched to the RDO after timeout, the AP33771C indicates mismatch information through the LED indicator.

### nMOS VOUT Enable Switch

Taking VBUS voltage as input, the built-in charge-pump circuit generates a high voltage gate driver (PWR\_EN) to drive an external low cost highside nMOS switch. A suitable small resistance is suggested to connect the PWR\_EN to the nMOS gate. Once the PDO negotiations are matched with each other between source side and sink side, PWR\_EN enables the nMOS switch and VBUS is connected to VOUT. Otherwise, the nMOS switch will not be turned on, and VBUS is disconnected from VOUT.

Meanwhile, the nMOS VOUT enable switch is also used for power protection. When output overvoltage, undervoltage, overcurrent or even moisture detection occurs, the associated VOUT MOS Switches are turned off to protect the electrical appliances from possible damage.

### **Power Protection**

Based on high-voltage process, the AP33771C offers short-protection between CC1/CC2 pins to adjacent high-voltage pin up to 34V. In addition, the smart built-in firmware of the AP33771C offers comprehensive safety protection schemes, including OVP, UVP, and OCP. When the power protection occurs, the associated VOUT MOS switch is turned off to disconnect VBUS from VOUT.



### Functional Description (continued)

The AP33771C triggers the OVP protection when VBUS voltage is higher than OVP threshold voltage. The Table 4 below summarizes the correspondence between V<sub>REQ</sub> and OVP threshold voltage, where V<sub>REQ</sub> is the requested voltage after successful power negotiation with the PD source controller, and OVP threshold is set to be 2V above V<sub>REQ</sub>. If VBUS voltage is higher than OVP threshold after the de-bounce time limit, the AP33771C will issue hard reset to the source adapter and enter the FAULT state by turning off nMOS switch to disconnect VBUS from VOUT. The AP33771C will automatically restart as soon as the VOUT discharging is completed.

| Index         | 1  | 2   | 3   | 4   | 5   | 6   | 7        | 8        |
|---------------|----|-----|-----|-----|-----|-----|----------|----------|
| VREQ          | 5V | 9V  | 12V | 15V | 20V | 28V | Reserved | Reserved |
| OVP Threshold | 7V | 11V | 14V | 17V | 22V | 30V | —        | —        |

### Table 4. Correspondence Between VREQ and OVP Threshold Voltage

The AP33771C also triggers the UVP protection when VBUS voltage is lower than UVP threshold voltage. The UVP threshold voltage is set at 80% of the requested voltage (VREQ).

The AP33771C supports OCP to control the output load condition. When the OCP function is enabled, the AP33771C monitors the output current through detection of IR drop on the  $5m\Omega$  Rsense resistor. Once the TCD device draws more current than the OCP threshold level (110% of the requested current I<sub>IREQ</sub>, the requested current after successful negotiation with the source), the AP33771C enables OCP by turning off the nMOS switch to disconnect VBUS from VOUT.

### **Moisture Detection**

The AP33771C supports the moisture detection through DP/DN pins. As soon as the Type-C connector is plugged in, the impedance between the DN/DP pins to ground is evaluated by internal ADC digitization and firmware calculation. If the impedance level is below the pre-determined threshold, the VOUT MOS switch is turned off to disconnect VBUS from VOUT, and the LED is switched to 2-sec flicker mode accordingly.

### LED Indication

The user is informed of the system status by the LED blinking patterns, which summarizes LED indication and VOUT status in each state, as shown in Table 5 below.

| State    | LED Indication  | VOUT | Comments                                                       |
|----------|-----------------|------|----------------------------------------------------------------|
| INIT     | NA              | OFF  | During VBUS/Rd attachment and AP33771C initialization          |
| CHARGING | 4-sec Breathing | ON   | Successful negotiation or enter Non-PD Mode and start charging |
| MISMATCH | Full Light      | OFF  | Voltage or Current mismatch                                    |
| MOISTURE | 2-sec Flicker   | OFF  | DP/DN abnormal impedance detected                              |
| FAULT    | 0.6-sec Flicker | OFF  | OVP, OCP or UVP occurs.                                        |

### Table 5. Flash LED Indication for Different Negotiation Results

### Cable Voltage Drop Compensation for PD Mode

After the AP33771C completes the RDO negotiation based on VSEL and ISEL and enables the VOUT MOS Switch, the AP33771C monitors the VOUT voltage level. If the VOUT voltage (V<sub>VOUT</sub>) fails to reach more than 6% below the selected voltage (V<sub>VSEL</sub>), the AP33771C activates automatic Type-C cable voltage drop compensation scheme, shown as Table 6.

| Source PDO | Compensation Criteria Compensation Manner             |                                                            | Voltage Compensation Upper Limit |
|------------|-------------------------------------------------------|------------------------------------------------------------|----------------------------------|
| Fixed PDO  | V <sub>VOUT</sub> < V <sub>VSEL</sub> x 0.94 (Note 9) | PDO Position +1 (next higher voltage PDO)                  | 4.0V (Note 10)                   |
| PPS APDO   | VVOUT < VVSEL x 0.94 (Note 9)                         | Voltage + 0.1V each voltage drop<br>compensation iteration | 1.3V (Note 11)                   |

Notes: 9. Enables voltage drop compensation when  $V_{VOUT} < V_{VSEL} x (1 - 6\%)$ .

10. Upper limit of voltage compensation is set at 4.0V to prevent subsequent circuit from potential damage. For example, PDO 5V can only be raised to next PDO 9V.

11. The Type-C to Type-C compliance cables have typically end-to-end resistance of 250mΩ of any length. The maximum voltage drop compensation allowed is 1.3V, from source-end to sink-end of a Type-C to Type-C cable should be within 1.25V for maximum current of 5A.

#### Table 6. Cable Voltage Drop Compensation Criteria for PD Mode

9 of 13 www.diodes.com



## Functional Description (continued)

The VOUT voltage behavior comparison between compensation and non-compensation is shown in Table 7 below. If the voltage drop compensation fails, it means that no suitable PDO is found or voltage compensation exceeds the upper limit.

|                                          |       | Before Compensation         |        | After Compensation                          |                                               |  |
|------------------------------------------|-------|-----------------------------|--------|---------------------------------------------|-----------------------------------------------|--|
| Source PDO                               | Vvsel | Original<br>Request Voltage | Vvout  | Adjusted Request Voltage<br>(VAREQ)         | Vvout                                         |  |
| Fixed_5V                                 | 5V    | Fixed_5V                    | < 4.7V | Fixed_5V                                    | < 4.7V                                        |  |
| Fixed_5V / Fixed_9V                      | 5V    | Fixed_5V                    | < 4.7V | Fixed_9V                                    | 9V-Cable Voltage<br>Drop (1.3V max) (Note 13) |  |
| Fixed_5V / Fixed_9V /<br>PPS_3.3V to 11V | 5V    | PPS_5V                      | < 4.7V | PPS_5V+Voltage<br>Drop (1.3V max) (Note 12) | ≥ 4.7V                                        |  |
| Fixed_5V / Fixed_9V /<br>PPS_3.3V to 11V | 5V    | PPS_5V                      | < 4.7V | PPS_5V+1.3V                                 | < 4.7V                                        |  |

Notes: 12. If the cable voltage drop from the source-end to the sink-end is 1.0V, adjusted V<sub>AREQ</sub> would be 5.7V for V<sub>VOUT</sub> to reach 4.7V. 13. If the cable voltage drop from the source-end to the sink-end is 1.0V, adjusted V<sub>AREQ</sub> would be 9V and V<sub>VOUT</sub> would be 8V.

### Table 7. VOUT Voltage Behavior Under PD Mode with Cable Drop Compensation

### Legacy Type-A Charger with Type-A to Type-C Cable

When the energy source is from a legacy Type-A charger with Type-A to Type-C cable connection to the TCD, the AP33771C enters the Non-PD mode after PD negotiation fails. Table 8 below shows the Non-PD mode state of AP33771C.

| Non-PD Mode State |    |       |          |  |  |  |
|-------------------|----|-------|----------|--|--|--|
| Vvsel             |    | Vvout | State    |  |  |  |
| Vvsel = 5V        | 5V | ON    | CHARGING |  |  |  |
| V∨seL ≥ 9V        | 5V | ON    | CHARGING |  |  |  |

Table 8. VOUT Voltage Status under Non-PD Mode



AP33771C

# **Ordering Information**



| Part Number         | Package                | Identification Code | Packing |                 |  |
|---------------------|------------------------|---------------------|---------|-----------------|--|
| Part Number         | Fackage                |                     | Qty.    | Carrier         |  |
| AP33771CFBZ-13-FA01 | W-DFN3030-14 (Type A1) | 6X                  | 3000    | 13" Tape & Reel |  |

## **Marking Information**

W-DFN3030-14 (Type A1)





# **Package Outline Dimensions**

Please see http://www.diodes.com/package-outlines.html for the latest version.



| W-DFN3030-14<br>(Type A1) |          |      |      |  |
|---------------------------|----------|------|------|--|
| Dim                       | Min      | Max  | Тур  |  |
| Α                         | 0.70     | 0.80 | 0.75 |  |
| A1                        | 0        | 0.05 | 0.02 |  |
| A3                        | 0.203REF |      |      |  |
| b                         | 0.15     | 0.25 | 0.20 |  |
| D                         | 3.00BSC  |      |      |  |
| D2                        | 2.55     | 2.65 | 2.60 |  |
| е                         | 0.40BSC  |      |      |  |
| Е                         | 3.00BSC  |      |      |  |
| E2                        | 1.65     | 1.75 | 1.70 |  |
| k                         | 0.20     |      |      |  |
| L                         | 0.35     | 0.45 | 0.40 |  |
| All Dimensions in mm      |          |      |      |  |

# Suggested Pad Layout

Please see http://www.diodes.com/package-outlines.html for the latest version.



| W-DFN3030-14 | (Type                                   | A1)  |
|--------------|-----------------------------------------|------|
|              | (.,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | ···, |

W-DFN3030-14 (Type A1)

| Dimensions | Value (in mm) |
|------------|---------------|
| С          | 0.40          |
| Х          | 0.27          |
| X1         | 2.70          |
| Y          | 0.45          |
| Y1         | 1.80          |
| Y2         | 3.10          |

# **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per J-STD-202 (3)
- Weight: 0.017 grams (Approximate)



### **IMPORTANT NOTICE**

1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (<u>https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/</u>) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

9. This Notice may be periodically updated with the most recent version available at <a href="https://www.diodes.com/about/company/terms-and-conditions/important-notice">https://www.diodes.com/about/company/terms-and-conditions/important-notice</a>

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

#### www.diodes.com